| ชื่อเรื่อง | : | Body-bootstrapped-buffer circuit for CMOS static power reduction |
| นักวิจัย | : | Loy, Liang Yu , Zhang, Weijia , Kong, Zhi Hui , Goh, Wang Ling , Yeo, Kiat Seng |
| คำค้น | : | DRNTU::Engineering::Electrical and electronic engineering::Electronic circuits. |
| หน่วยงาน | : | Nanyang Technological University, Singapore |
| ผู้ร่วมงาน | : | - |
| ปีพิมพ์ | : | 2551 |
| อ้างอิง | : | Loy, L. Y., Zhang, W., Kong, Z. H., Goh, W. L., & Yeo, K. S. (2008). Body-bootstrapped-buffer circuit for CMOS static power reduction. In proceedings of the 9th IEEE Asia Pacific Conference on Circuits and Systems: Macau, China, (pp.842-845). , http://hdl.handle.net/10220/6378 , http://dx.doi.org/10.1109/APCCAS.2008.4746154 |
| ที่มา | : | - |
| ความเชี่ยวชาญ | : | - |
| ความสัมพันธ์ | : | - |
| ขอบเขตของเนื้อหา | : | - |
| บทคัดย่อ/คำอธิบาย | : | In this paper, we present a new CMOS circuit design for increasing the threshold voltages (VT) of MOSFETS to reduce power consumption. Using a single voltage source VDD, the proposed circuit generates both the high positive and negative voltages, which are connected to the body nodes of MOSFETs to increase the reverse-bias voltage between the source and body in order to raise VT. Consequentially, static power consumption is reduced. The circuit is integrated into a 256-bit Ripple Carry Adder and a 32-bit Braun multiplier. Simulation results based on Chartered Semiconductor Manufacturing Private Limited’s (CHRT) 0.25-μm, 0.18-μm and Berkeley Predictive Technology Model’s (BPTM) 90-nm processes showed good trade-offs between power savings and delay. |
| บรรณานุกรม | : |
Loy, Liang Yu , Zhang, Weijia , Kong, Zhi Hui , Goh, Wang Ling , Yeo, Kiat Seng . (2551). Body-bootstrapped-buffer circuit for CMOS static power reduction.
กรุงเทพมหานคร : Nanyang Technological University, Singapore. Loy, Liang Yu , Zhang, Weijia , Kong, Zhi Hui , Goh, Wang Ling , Yeo, Kiat Seng . 2551. "Body-bootstrapped-buffer circuit for CMOS static power reduction".
กรุงเทพมหานคร : Nanyang Technological University, Singapore. Loy, Liang Yu , Zhang, Weijia , Kong, Zhi Hui , Goh, Wang Ling , Yeo, Kiat Seng . "Body-bootstrapped-buffer circuit for CMOS static power reduction."
กรุงเทพมหานคร : Nanyang Technological University, Singapore, 2551. Print. Loy, Liang Yu , Zhang, Weijia , Kong, Zhi Hui , Goh, Wang Ling , Yeo, Kiat Seng . Body-bootstrapped-buffer circuit for CMOS static power reduction. กรุงเทพมหานคร : Nanyang Technological University, Singapore; 2551.
|
