| ชื่อเรื่อง | : | K-locked-loop and its application in time mode ADC |
| นักวิจัย | : | Hor, Hon Cheong , Siek, Liter |
| คำค้น | : | DRNTU::Engineering::Electrical and electronic engineering. |
| หน่วยงาน | : | Nanyang Technological University, Singapore |
| ผู้ร่วมงาน | : | - |
| ปีพิมพ์ | : | 2552 |
| อ้างอิง | : | Hor, H. C., & Siek, L. (2009). Integrated Circuits, ISIC '09. In Proceedings of the 2009 12th International Symposium (pp.101-104). , http://hdl.handle.net/10220/6283 , http://www.isic2009.org/ , http://ieeexplore.ieee.org/xpl/freeabs_all.jsp?arnumber=5403964 |
| ที่มา | : | - |
| ความเชี่ยวชาญ | : | - |
| ความสัมพันธ์ | : | - |
| ขอบเขตของเนื้อหา | : | - |
| บทคัดย่อ/คำอธิบาย | : | VCO is commonly used in time mode ADC to convert analog input voltage to time/phase information, where the time/phase information is subsequently converted to digital code using time-to-digital converter. Although high speed high resolution time-to-digital converters are currently available, the inherent nonlinear property of VCO however has become the bottle neck for time mode ADC. In this paper, a new concept named K-locked-loop is proposed to solve the nonlinearity issue of VCO within a time mode ADC. A 9-bit, 0.5MS/s time mode ADC has been modeled using SIMULINK tool in Matlab. Some of the circuits are simulated using Spectre simulator tool in Cadence using the 0.18μm CSM process, and the simulation result is back annotated to SIMULINK model to make the behavioral modeling more comprehensive and accurate. |
| บรรณานุกรม | : |
Hor, Hon Cheong , Siek, Liter . (2552). K-locked-loop and its application in time mode ADC.
กรุงเทพมหานคร : Nanyang Technological University, Singapore. Hor, Hon Cheong , Siek, Liter . 2552. "K-locked-loop and its application in time mode ADC".
กรุงเทพมหานคร : Nanyang Technological University, Singapore. Hor, Hon Cheong , Siek, Liter . "K-locked-loop and its application in time mode ADC."
กรุงเทพมหานคร : Nanyang Technological University, Singapore, 2552. Print. Hor, Hon Cheong , Siek, Liter . K-locked-loop and its application in time mode ADC. กรุงเทพมหานคร : Nanyang Technological University, Singapore; 2552.
|
