| ชื่อเรื่อง | : | An enhanced low-power high-speed adder for error-tolerant application |
| นักวิจัย | : | Zhu, Ning , Goh, Wang Ling , Yeo, Kiat Seng |
| คำค้น | : | DRNTU::Engineering::Electrical and electronic engineering. |
| หน่วยงาน | : | Nanyang Technological University, Singapore |
| ผู้ร่วมงาน | : | - |
| ปีพิมพ์ | : | 2552 |
| อ้างอิง | : | Zhu, N., Goh, W. L., & Yeo, K. S. (2009). An enhanced low-power high-speed adder for error-tolerant application. Proceedings of the 12th International Symposium on Integrated Circuits, (pp.69-72) Singapore. , http://hdl.handle.net/10220/6350 , http://ieeexplore.ieee.org/xpl/freeabs_all.jsp?arnumber=5403865 |
| ที่มา | : | - |
| ความเชี่ยวชาญ | : | - |
| ความสัมพันธ์ | : | - |
| ขอบเขตของเนื้อหา | : | - |
| บทคัดย่อ/คำอธิบาย | : | The occurrence of errors are inevitable in modern VLSI technology and to overcome all possible errors is an expensive task. It not only consumes a lot of power but degrades the speed performance. By adopting an emerging concept in VLSI design and test—Error- Tolerance (ET), we managed to develop a novel Error-Tolerant Adder which we named the Type II (ETAII). The circuit to some extent is able to ease the strict restriction on accuracy to achieve tremendous improvements in both the power consumption and speed performance. When compared to its conventional counterparts, the proposed ETAII is able to achieve more than 60% improvement in the Power- Delay Product (PDP). The proposed ETAII is an enhancement of our earlier design, the ETAI, which has problem adding small number inputs. |
| บรรณานุกรม | : |
Zhu, Ning , Goh, Wang Ling , Yeo, Kiat Seng . (2552). An enhanced low-power high-speed adder for error-tolerant application.
กรุงเทพมหานคร : Nanyang Technological University, Singapore. Zhu, Ning , Goh, Wang Ling , Yeo, Kiat Seng . 2552. "An enhanced low-power high-speed adder for error-tolerant application".
กรุงเทพมหานคร : Nanyang Technological University, Singapore. Zhu, Ning , Goh, Wang Ling , Yeo, Kiat Seng . "An enhanced low-power high-speed adder for error-tolerant application."
กรุงเทพมหานคร : Nanyang Technological University, Singapore, 2552. Print. Zhu, Ning , Goh, Wang Ling , Yeo, Kiat Seng . An enhanced low-power high-speed adder for error-tolerant application. กรุงเทพมหานคร : Nanyang Technological University, Singapore; 2552.
|
