| ชื่อเรื่อง | : | A new redundant binary Booth encoding for fast 2^n-bit multiplier design |
| นักวิจัย | : | He, Yajuan , Chang, Chip Hong |
| คำค้น | : | DRNTU::Engineering::Electrical and electronic engineering |
| หน่วยงาน | : | Nanyang Technological University, Singapore |
| ผู้ร่วมงาน | : | - |
| ปีพิมพ์ | : | 2552 |
| อ้างอิง | : | © 2009 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder. http://www.ieee.org/portal/site This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder. , 1549-8328 , http://hdl.handle.net/10220/6242 , http://dx.doi.org/10.1109/TCSI.2008.2008503 |
| ที่มา | : | - |
| ความเชี่ยวชาญ | : | - |
| ความสัมพันธ์ | : | IEEE transactions on circuits and systems—I |
| ขอบเขตของเนื้อหา | : | - |
| บทคัดย่อ/คำอธิบาย | : | The use of redundant binary (RB) arithmetic in the design of high-speed digital multipliers is beneficial due to its high modularity and carry-free addition. To reduce the number of partial products, a high-radix-modified Booth encoding algorithm is desired. However, its use is hampered by the complexity of generating the hard multiples and the overheads resulting from negative multiples and normal binary (NB) to RB number conversion. This paper proposes a new RB Booth encoding scheme to circumvent these problems. The idea is to polarize two adjacent Booth encoded digits to directly form an RB partial product to avoid the hard multiple of high-radix Booth encoding without incurring any correction vector. The proposed method leads to lower encoding and decoding complexity than the recently proposed RB Booth encoder. Synthesis results using Artisan TSMC 0.18- m standard-cell library show that the RB multipliers designed with our proposed Booth encoding algorithm exhibit on average 14% higher speed and 17% less energy-delay product than the existing multiplication algorithms for a gamut of power-of-two word lengths from 8 to 64 b. |
| บรรณานุกรม | : |
He, Yajuan , Chang, Chip Hong . (2552). A new redundant binary Booth encoding for fast 2^n-bit multiplier design.
กรุงเทพมหานคร : Nanyang Technological University, Singapore. He, Yajuan , Chang, Chip Hong . 2552. "A new redundant binary Booth encoding for fast 2^n-bit multiplier design".
กรุงเทพมหานคร : Nanyang Technological University, Singapore. He, Yajuan , Chang, Chip Hong . "A new redundant binary Booth encoding for fast 2^n-bit multiplier design."
กรุงเทพมหานคร : Nanyang Technological University, Singapore, 2552. Print. He, Yajuan , Chang, Chip Hong . A new redundant binary Booth encoding for fast 2^n-bit multiplier design. กรุงเทพมหานคร : Nanyang Technological University, Singapore; 2552.
|
