ridm@nrct.go.th   ระบบคลังข้อมูลงานวิจัยไทย   รายการโปรดที่คุณเลือกไว้

A micropower low-voltage multiplier with reduced spurious switching

หน่วยงาน Nanyang Technological University, Singapore

รายละเอียด

ชื่อเรื่อง : A micropower low-voltage multiplier with reduced spurious switching
นักวิจัย : Chong, Kwen-Siong , Gwee, Bah Hwee , Chang, Joseph Sylvester
คำค้น : DRNTU::Engineering::Electrical and electronic engineering
หน่วยงาน : Nanyang Technological University, Singapore
ผู้ร่วมงาน : -
ปีพิมพ์ : 2548
อ้างอิง : Chong, K. S., Gwee, B. H., & Chang, J. S. (2005). A micropower low-voltage multiplier with reduced spurious switching. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 13(2), 255-265. , 1063-8210 , http://hdl.handle.net/10220/4643
ที่มา : -
ความเชี่ยวชาญ : -
ความสัมพันธ์ : IEEE transactions on very large scale integration (VLSI) systems
ขอบเขตของเนื้อหา : -
บทคัดย่อ/คำอธิบาย :

We describe a micropower 16 16-bit multiplier (18.8 W/MHz @1.1 V) for low-voltage power-critical low speed ( 5 MHz) applications including hearing aids. We achieve the micropower operation by substantially reducing (by 62% and 79% compared to conventional 16 16-bit and 32 32-bit designs respectively) the spurious switching in the Adder Block in the multiplier. The approach taken is to use latches to synchronize the inputs to the adders in the Adder Block in a predetermined chronological sequence. The hardware penalty of the latches is small because the latches are integrated (as opposed to external latches) into the adder, termed the Latch Adder (LA). By means of the LAs and timing, the number of switchings (spurious and that for computation) is reduced from 5 6 and 10 per adder in the Adder Block in conventional 16 16-bit and 32 32-bit designs respectively to 2 in our designs. Based on simulations and measurements on prototype ICs (0.35 m three metal dual poly CMOS process), we show that our 16 16-bit design dissipates 32% less power, is 20% slower but has 20% better energy-delay-product (EDP) than conventional 16 16-bit multipliers. Our 32 32-bit design is estimated to dissipate 53% less power, 29% slower but is 39% better EDP than the conventional general multiplier.

บรรณานุกรม :
Chong, Kwen-Siong , Gwee, Bah Hwee , Chang, Joseph Sylvester . (2548). A micropower low-voltage multiplier with reduced spurious switching.
    กรุงเทพมหานคร : Nanyang Technological University, Singapore.
Chong, Kwen-Siong , Gwee, Bah Hwee , Chang, Joseph Sylvester . 2548. "A micropower low-voltage multiplier with reduced spurious switching".
    กรุงเทพมหานคร : Nanyang Technological University, Singapore.
Chong, Kwen-Siong , Gwee, Bah Hwee , Chang, Joseph Sylvester . "A micropower low-voltage multiplier with reduced spurious switching."
    กรุงเทพมหานคร : Nanyang Technological University, Singapore, 2548. Print.
Chong, Kwen-Siong , Gwee, Bah Hwee , Chang, Joseph Sylvester . A micropower low-voltage multiplier with reduced spurious switching. กรุงเทพมหานคร : Nanyang Technological University, Singapore; 2548.