ridm@nrct.go.th   ระบบคลังข้อมูลงานวิจัยไทย   รายการโปรดที่คุณเลือกไว้

A memory-efficient high-throughput architecture for lifting-based multi-level 2-D DWT

หน่วยงาน Nanyang Technological University, Singapore

รายละเอียด

ชื่อเรื่อง : A memory-efficient high-throughput architecture for lifting-based multi-level 2-D DWT
นักวิจัย : Hu, Yusong , Jong, Ching Chuen
คำค้น : DRNTU::Engineering::Electrical and electronic engineering::Electronic systems::Signal processing
หน่วยงาน : Nanyang Technological University, Singapore
ผู้ร่วมงาน : -
ปีพิมพ์ : 2556
อ้างอิง : Hu, Y., & Jong, C. C. (2013). A memory-efficient high-throughput architecture for lifting-based multi-level 2-D DWT. IEEE transactions on signal processing, 61(20), 4975-4987. , 1053-587X , http://hdl.handle.net/10220/16974 , http://dx.doi.org/10.1109/TSP.2013.2274640
ที่มา : -
ความเชี่ยวชาญ : -
ความสัมพันธ์ : IEEE transactions on signal processing
ขอบเขตของเนื้อหา : -
บทคัดย่อ/คำอธิบาย :

In this paper, we present a novel memory-efficient high-throughput scalable architecture for multi-level 2-D DWT. We studied the existing DWT architectures and observed that data scanning method has a significant impact on the memory efficiency of DWT architecture. We propose a novel parallel stripe-based scanning method based on the analysis of the dependency graph of the lifting scheme. With the new scanning method for multi-level 2D DWT, a high memory efficient scalable parallel pipelined architecture is developed. The proposed architecture requires no frame memory and a temporal memory of size only $3 N +682$ for the 3-level DWT decomposition with an image of size $N times N$ pixels with 32 pixels processed concurrently. The elimination of frame memory and the small temporal memory lead to significant reduction in overall size. The proposed architecture has a regular structure and achieves 100% hardware utilization. The synthesis results in 90 nm CMOS process show that the proposed architecture achieves a better area-delay product by 60% and higher throughput by 97% when compared to the best existing design for the CDF (Cohen-Daubechies-Favreau) 9/7 2-D DWT.

บรรณานุกรม :
Hu, Yusong , Jong, Ching Chuen . (2556). A memory-efficient high-throughput architecture for lifting-based multi-level 2-D DWT.
    กรุงเทพมหานคร : Nanyang Technological University, Singapore.
Hu, Yusong , Jong, Ching Chuen . 2556. "A memory-efficient high-throughput architecture for lifting-based multi-level 2-D DWT".
    กรุงเทพมหานคร : Nanyang Technological University, Singapore.
Hu, Yusong , Jong, Ching Chuen . "A memory-efficient high-throughput architecture for lifting-based multi-level 2-D DWT."
    กรุงเทพมหานคร : Nanyang Technological University, Singapore, 2556. Print.
Hu, Yusong , Jong, Ching Chuen . A memory-efficient high-throughput architecture for lifting-based multi-level 2-D DWT. กรุงเทพมหานคร : Nanyang Technological University, Singapore; 2556.